
ST72321xx-Auto Electrical characteristics
Doc ID 13829 Rev 1 209/243
Figure 91. RESET pin protection when LVD is disabled
Note: The reset network protects the device against parasitic resets.
The output of the external reset circuit must have an open-drain output to drive the ST7
reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset
(LVD or watchdog).
Whether the reset source is internal or external, the user must ensure that the level on the
RESET
pin can go below the V
IL
maximum level specified in Section 19.9.1 on page 207.
Otherwise the reset will not be taken into account internally.
Because the reset circuit is designed to allow the internal RESET to be output in the RESET
pin, the user must ensure that the current sunk on the RESET
pin is less than the absolute
maximum value specified for I
INJ(RESET)
in Section 19.2.2 on page 187.
19.9.2 ICCSEL/V
PP
pin
Subject to general operating conditions for V
DD
, f
CPU
, and T
A
unless otherwise specified.
0.01µF
EXTERNAL
RESET
CIRCUIT
USER
Required
ST72XXX
PULSE
GENERATOR
Filter
R
ON
V
DD
WATCHDOG
INTERNAL
RESET
Table 129. ICCSEL/V
PP
pin characteristics
Symbol Parameter Conditions Min Max Unit
V
IL
Input low level voltage
(1)
1. Data based on design simulation and/or technology characteristics, not tested in production.
Flash versions V
SS
0.2
V
ROM versions V
SS
0.3xV
DD
V
IH
Input high level voltage
(1)
Flash versions V
DD
-0.1 12.6
ROM versions 0.7xV
DD
V
DD
I
L
Input leakage current V
IN
=V
SS
±1 µA
Komentáře k této Příručce